Not applicable
Feb 06, 2018
03:12 AM
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Feb 06, 2018
03:12 AM
Hello,
This is Abhay.
I have a problem in reading the inputs using spi on ISO1I811T chip. According to datasheet , Error out (/ERR) stays high for normal operation I get this Signal low all the time and At ROSC pin the regulated
voltage is zero(should be 1.4v).
I have checked VBB-GNDBB(24V) and VCC-GND(3.3v) , thats ok.
Plz Find Attached ckt diagram for reference, and please point out if there's something wrong.
please reply ASAP
Thanks.
This is Abhay.
I have a problem in reading the inputs using spi on ISO1I811T chip. According to datasheet , Error out (/ERR) stays high for normal operation I get this Signal low all the time and At ROSC pin the regulated
voltage is zero(should be 1.4v).
I have checked VBB-GNDBB(24V) and VCC-GND(3.3v) , thats ok.
Plz Find Attached ckt diagram for reference, and please point out if there's something wrong.
please reply ASAP
Thanks.
Labels
- Labels:
-
ispn:2503:1:0
-
l1:8801:1:0
-
l2:275:1:0
1 Reply
Not applicable
Apr 10, 2018
02:21 AM
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Apr 10, 2018
02:21 AM
Hello,
i do not know if this will help but it is written in page 14 in the datasheet the following remark:
Important: Since the UV and MV (as well as the TE and W4S) bits used for generating the ERR signal are preset
to High during UVLO, the ERR pin is Low after power up. Therefore the ERR signal requires to be explicitly cleared
after power up. At least one read access to the GLERR and INTERR registers is needed to update those status
bits and thus release the ERR pin.
I hope this would help you
Bests
i do not know if this will help but it is written in page 14 in the datasheet the following remark:
Important: Since the UV and MV (as well as the TE and W4S) bits used for generating the ERR signal are preset
to High during UVLO, the ERR pin is Low after power up. Therefore the ERR signal requires to be explicitly cleared
after power up. At least one read access to the GLERR and INTERR registers is needed to update those status
bits and thus release the ERR pin.
I hope this would help you
Bests