Apr 10, 2021
09:18 AM
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Apr 10, 2021
09:18 AM
I am working to understand the DMA which has an APB4 slave interface for configuration and a AXI4 master interface for DMA transfer. As AXI4 has axcache, axprot and axqos signals, I want to know that for a valid DMA transfer what will be the appropriate values for these signals considering memory-to-memory, memory-to-peripheral, peripheral-to-memory and peripheral-to-peripheral data transfers?
0 Replies