Featured Discussions
Hi,
I want to translate the following article to Japanese. Please confirm to my work.
KBA "The bootstrap capacitor on the high side of a gate driver provides the energy required to turn on a high-side power switch."
URL: https://community.infineon.com/t5/Knowledge-Base-Articles/The-bootstrap-capacitor-on-the-high-side-of-a-gate-driver-provides-the-energy/ta-p/739554
Best Regards,
Hayashi.K
Before installing HighTech, I could connect to the development board normally using Memtool+MiniWigger debugger, but after installing Hightech, I found that the debugger could not be connected, and the device could not be recognized normally in "Device Manager >Universal Serial Bus Controller ".
smartconx_target@Q!w2e3r4t5y6u7i8o9p0||/t5/AURIX/%E5%AE%89%E8%A3%85HighTech%E8%BD%AF%E4%BB%B6%E5%90%8E-%E5%AF%BC%E8%87%B4%E8%AF%86%E5%88%AB%E4%B8%8D%E5%88%B0MiniWigger%E8%B0%83%E8%AF%95%E5%99%A8/td-p/740200
Show Less给驱动芯片供电的DC-DC模块正常,IGBT模块是F3L200R12W2H3_B11,驱动芯片选取的是1ED020I12-F2 ,驱动电路如图所示。在上电压为300v的时候,12个驱动芯片坏了9个。后面更换了9个新的驱动芯片以后,上电,给占空比,单个的测G1和E1输出信号,(1)其中有三个只输出是-8V,更换稳压二极管后(如:D7)就可以正常工作了。(2)但是有的无输出,测了驱动芯片的左右侧电路发现,OUT输出电阻断路,有的电阻短路。重新焊接以后发现芯片开始发烫,新焊的电阻开始发黑。(3)还有的是输出在1-2V左右的输出。
请问技术人员,出现以上三种情况是什么原因?为什么-8v是二极管坏了。芯片发烫的原因又是因为什么?发烫的芯片所驱动的管子是T2/T3,T6/T7.都是中间的IGBT,这个是不是IGBT坏了,因为我的直流端口电压在300v,中间IGBT的耐压值是在650v,T1/T4在1200V。
Show Less
Hi all,
I am using the cx3 to capture images with an imx219 camera module connected to the MIPI port. The cx3 is connected to the host pc via high-speed usb.
The problem I am facing is, that I only receive about 1/5 of the data I should get (independent from the amount of data - its 1/5 for a 3280x2464 image as well as for a 256x256 image). I do not get any errors from the mipi block during transmission. The received data seems, like some junks are missing here and there.
Here is the MIPI Block configuration:
CyU3PMipicsiCfg_t mipiConfig_imx219_RAW10_104MHz =
{
CY_U3P_MIPIOUT_DW_16, /* MIPI out parallel width packing --> here set to YUV422*/
2, /* Number of CSI data lanes. */
2, /* PLL clock input divider. */
129, /* PLL clock feedback divider. */
CY_U3P_CSI_PLL_FRS_63_125M,/* PLL clock range. */
CY_U3P_CSI_PLL_CLK_DIV_4, /* Divider for clock used to detect CSI LP<->HS transition. */
CY_U3P_CSI_PLL_CLK_DIV_4, /* Divider for clock used on the parallel GPIF interface. */
0x00, /* Reserved */
0x00, /* Reserved */
0x00, /* Reserved --> this line is the given value by the suite*/
100 /* Delay on the parallel output buffer of CSI interface. */
};
The camera module's clock is set to 104MHz (exactly as the MIPI block).
I load the GPIF using:
CyU3PMipicsiGpifLoad(CY_U3P_MIPICSI_BUS_16, 0x600); // where 0x600 is also the size of a DMA buffer
The DMA is in AUTO_MANY_TO_ONE (so no callback) mode with 2 Sockets on the GPIF side and one socket to the USB side.
I am using 4 buffers with a size of 0x600 and CY_U3P_DMA_MODE_BYTE.
The Endpoint is of type Bulk and the packet size set to 512.
After a lot of tests, I think the problem could be realted to the GPIF configuration, but I am not sure.
I read the data with libusb_bulk_read and also tried all kind of buffer sizes on the host pc's side.
I would be very grateful for any hints.
Show LessI use 1ED3122MC12HXUMA1 to drive the IMW120R060M1H, but I find that the output of 1ED3122MC12HXUMA1 is not stable, accompanied by frequency jitter, and there is oscillation of about 2V on the rising and falling edges. How can I suppress frequency jitter and oscillation. The waveforms, schematic and layout of PCB are as follows.
Show Less
Dears
Please review my questions about secure booting as the following and give me your opinion.
(1) I'm wondering that how to see current life cycle stage of Traveo II MCU ?
(2) After successful secure booting, how to get the result of successful secure booting ?
Best regards,
Wonjin.
Show LessHello,
I am trying to use MULTICAN with XMC4700 Relax Kit, But i am unable to transmit data over it. I have attached my project below -
Please check my code and help me out with solution.
I am MURALI SELVAM from India, I plan to design Battery monitor circuit so I need TLE9015DQV and TLE9012DQU. If you have any reference design kindly provide me.
Show Less您好,
请问当调用SDL的__NVIC_SystemReset函数(core_cm4.h)时CM0+和CM4核会都被reset吗?
Hi,
I want to configure my UART module
TX should happen with 10US that i have configured with GPT ,
RX should happen with Interrupt based.
same when i tested RX got struck in IfxStm_isDeadLine(inline) function.
I want to know why it is getting strucked
Show Less